Profiling and controlling I/O-related memory contention in COTS heterogeneous platforms


Matteo Zini, Giorgiomaria Cicero, Daniel Casini and Alessandro Biondi

Presentation title

Profiling and controlling I/O-related memory contention in COTS heterogeneous platforms

Authors

Matteo Zini, Giorgiomaria Cicero, Daniel Casini and Alessandro Biondi

Institution(s)

Scuola Superiore Sant'Anna, Pisa

Presentation type

Technical presentation

Abstract

Motivated by the increasing number of embedded applications that make use of traffic intensive I/O devices, this work studies the memory contention generated by I/O devices and investigates on the regulation of the bus traffic they generate by means of COTS regulators, namely the QoS-400 by Arm. To this purpose, the behavior of the QoS-400 regulators is analytically characterized and then, taking the Xilinx Ultrascale+ as a reference modern heterogeneous platform, a software infrastructure to control such regulators from Linux is proposed. As an experience report, this article presents the results of an extensive experimental evaluation, based on both benchmarks and microbenchmarks, aimed at validating the effectiveness of QoS-400 regulators in predictably controlling I/O-related memory traffic, as well as assessing the impact of the regulation on software applications and I/O devices themselves.


Additional material

  • Presentation slides: [pdf]

For more details on this presentation please click the button below: